

# 1. Description

### 1.1. Project

| Project Name    | STM32F439ZIT6U Waveform |
|-----------------|-------------------------|
|                 | Generator               |
| Board Name      | custom                  |
| Generated with: | STM32CubeMX 6.1.1       |
| Date            | 03/15/2021              |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F429/439 |
| MCU name       | STM32F439ZITx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

### 1.3. Core(s) information

| Core(s) | Arm Cortex-M4 |
|---------|---------------|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate      | Label |
|------------|-----------------|----------|----------------|-------|
| LQFP144    | (function after |          | Function(s)    |       |
|            | reset)          |          |                |       |
| 6          | VBAT            | Power    |                |       |
| 16         | VSS             | Power    |                |       |
| 17         | VDD             | Power    |                |       |
| 23         | PH0/OSC_IN      | I/O      | RCC_OSC_IN     |       |
| 24         | PH1/OSC_OUT     | I/O      | RCC_OSC_OUT    |       |
| 25         | NRST            | Reset    |                |       |
| 30         | VDD             | Power    |                |       |
| 31         | VSSA            | Power    |                |       |
| 32         | VREF+           | Power    |                |       |
| 33         | VDDA            | Power    |                |       |
| 34         | PA0/WKUP        | I/O      | ADC1_IN0       |       |
| 35         | PA1             | I/O      | ADC2_IN1       |       |
| 36         | PA2             | I/O      | USART2_TX      |       |
| 37         | PA3             | I/O      | USART2_RX      |       |
| 38         | VSS             | Power    |                |       |
| 39         | VDD             | Power    |                |       |
| 40         | PA4             | I/O      | DAC_OUT1       |       |
| 41         | PA5             | I/O      | DAC_OUT2       |       |
| 51         | VSS             | Power    |                |       |
| 52         | VDD             | Power    |                |       |
| 61         | VSS             | Power    |                |       |
| 62         | VDD             | Power    |                |       |
| 71         | VCAP_1          | Power    |                |       |
| 72         | VDD             | Power    |                |       |
| 83         | VSS             | Power    |                |       |
| 84         | VDD             | Power    |                |       |
| 94         | VSS             | Power    |                |       |
| 95         | VDD             | Power    |                |       |
| 101        | PA9             | I/O      | USART1_TX      |       |
| 102        | PA10            | I/O      | USART1_RX      |       |
| 103        | PA11            | I/O      | USB_OTG_FS_DM  |       |
| 104        | PA12            | I/O      | USB_OTG_FS_DP  |       |
| 105        | PA13            | I/O      | SYS_JTMS-SWDIO |       |
| 106        | VCAP_2          | Power    |                |       |
| 107        | VSS             | Power    |                |       |
| 108        | VDD             | Power    |                |       |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 109                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           |       |
| 120                   | VSS                                   | Power    |                          |       |
| 121                   | VDD                                   | Power    |                          |       |
| 130                   | VSS                                   | Power    |                          |       |
| 131                   | VDD                                   | Power    |                          |       |
| 133                   | PB3                                   | I/O      | SYS_JTDO-SWO             |       |
| 136                   | PB6                                   | I/O      | I2C1_SCL                 |       |
| 137                   | PB7                                   | I/O      | I2C1_SDA                 |       |
| 138                   | воото                                 | Boot     |                          |       |
| 143                   | PDR_ON                                | Reset    |                          |       |
| 144                   | VDD                                   | Power    |                          |       |

## 4. Clock Tree Configuration



## 5. Software Project

### 5.1. Project Settings

| Name                              | Value                                                   |
|-----------------------------------|---------------------------------------------------------|
| Project Name                      | STM32F439ZIT6U Waveform Generator                       |
| Project Folder                    | C:\Users\Nanodyn - Spare\OneDrive - Nanodyn\Desktop\GIT |
| Toolchain / IDE                   | STM32CubeIDE                                            |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.25.2                                 |
| Application Structure             | Advanced                                                |
| Generate Under Root               | Yes                                                     |
| Do not generate the main()        | No                                                      |
| Minimum Heap Size                 | 0x200                                                   |
| Minimum Stack Size                | 0x400                                                   |

### 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | No                                    |
| Keep User Code when re-generating                             | Yes                                   |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |
| Enable Full Assert                                            | No                                    |

### 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | MX_GPIO_Init        | GPIO                     |
| 2    | MX_DMA_Init         | DMA                      |
| 3    | SystemClock_Config  | RCC                      |
| 4    | MX_DAC_Init         | DAC                      |
| 5    | MX_TIM2_Init        | TIM2                     |
| 6    | MX_TIM4_Init        | TIM4                     |
| 7    | MX_USB_DEVICE_Init  | USB_DEVICE               |
| 8    | MX_ADC1_Init        | ADC1                     |
| 9    | MX_ADC2_Init        | ADC2                     |
| 10   | MX_I2C1_Init        | I2C1                     |
| 11   | MX_USART1_UART_Init | USART1                   |

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 12   | MX_USART2_UART_Init | USART2                   |

## 6. Power Consumption Calculator report

### 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F429/439 |
| MCU       | STM32F439ZITx |
| Datasheet | DS9484_Rev10  |

### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

### 6.3. Battery Selection

| Battery           | Li-SOCL2(A3400) |
|-------------------|-----------------|
| Capacity          | 3400.0 mAh      |
| Self Discharge    | 0.08 %/month    |
| Nominal Voltage   | 3.6 V           |
| Max Cont Current  | 100.0 mA        |
| Max Pulse Current | 200.0 mA        |
| Cells in series   | 1               |
| Cells in parallel | 1               |

### 6.4. Sequence

| Step                   | Step1       | Step2                    |  |
|------------------------|-------------|--------------------------|--|
| Mode                   | RUN         | STOP UDM (Under Drive)   |  |
| Vdd                    | 3.3         | 3.3                      |  |
| Voltage Source         | Battery     | Battery                  |  |
| Range                  | Scale1-High | No Scale                 |  |
| Fetch Type             | FLASH       | n/a                      |  |
| CPU Frequency          | 180 MHz     | 0 Hz                     |  |
| Clock Configuration    | HSE PLL     | Regulator LP Flash-PwrDw |  |
| Clock Source Frequency | 4 MHz       | 0 Hz                     |  |
| Peripherals            |             |                          |  |
| Additional Cons.       | 0 mA        | 0 mA                     |  |
| Average Current        | 57 mA       | 100 μΑ                   |  |
| Duration               | 0.1 ms      | 0.9 ms                   |  |
| DMIPS                  | 225.0       | 0.0                      |  |
| Ta Max                 | 97.48       | 104.99                   |  |
| Category               | In DS Table | In DS Table              |  |

### 6.5. Results

| Sequence Time | 1 ms              | Average Current | 5.79 mA     |
|---------------|-------------------|-----------------|-------------|
| Battery Life  | 24 days, 10 hours | Average DMIPS   | 225.0 DMIPS |

### 6.6. Chart



## 7. Peripherals and Middlewares Configuration

# 7.1. ADC1 mode: IN0

#### 7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None Rank 1

Channel Channel 0
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

7.2. ADC2 mode: IN1

#### 7.2.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None
Rank 1

Channel 1
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

7.3. DAC

mode: OUT1 Configuration mode: OUT2 Configuration 7.3.1. Parameter Settings:

**DAC Out1 Settings:** 

Output Buffer Enable

Trigger Out event \*

Wave generation mode Disabled

**DAC Out2 Settings:** 

Output Buffer Enable

Trigger Out event \*

Wave generation mode Disabled

7.4. I2C1 I2C: I2C

7.4.1. Parameter Settings:

**Master Features:** 

I2C Speed Mode Standard Mode

I2C Clock Speed (Hz) 100000

Timing configuration:

Coefficient of Digital Filter 0

Analog Filter Enabled

**Slave Features:** 

Clock No Stretch Mode Disabled
Primary Address Length selection 7-bit
Dual Address Acknowledged Disabled
Primary slave address 0
General Call address detection Disabled

#### 7.5. RCC

### High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 7.5.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 3

Power Over Drive Disabled

#### 7.6. SYS

**Debug: Trace Asynchronous Sw** 

Timebase Source: SysTick

7.7. TIM2

**Clock Source : Internal Clock** 

### 7.7.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 1 \*

Counter Mode Up

Counter Period (AutoReload Register - 32 bits value ) 1 \*

Internal Clock Division (CKD)

No Division

auto-reload preload

Enable \*

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection Update Event \*

7.8. TIM4

**Clock Source : Internal Clock** 

7.8.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 1 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 1 \*

Internal Clock Division (CKD)

No Division

auto-reload preload

Enable \*

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Update Event \*

7.9. USART1

**Mode: Asynchronous** 

7.9.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 9600 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

#### **Advanced Parameters:**

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.10. USART2

**Mode: Asynchronous** 

### 7.10.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 2 \*

#### **Advanced Parameters:**

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.11. USB\_OTG\_FS

Mode: Device\_Only

### 7.11.1. Parameter Settings:

Speed Device Full Speed 12MBit/s

Low powerDisabledLink Power ManagementDisabledVBUS sensingDisabledSignal start of frameDisabled

#### 7.12. USB\_DEVICE

### Class For FS IP: Communication Device Class (Virtual Port Com)

### 7.12.1. Parameter Settings:

#### **Basic Parameters:**

| USBD_MAX_NUM_INTERFACES (Maximum number of supported interfaces)       | 1   |
|------------------------------------------------------------------------|-----|
| USBD_MAX_NUM_CONFIGURATION (Maximum number of supported configuration) | 1   |
| USBD_MAX_STR_DESC_SIZ (Maximum size for the string descriptors)        | 512 |

### STM32F439ZIT6U Waveform Generator Project Configuration Report

USBD\_SELF\_POWERED (Enabled self power) Enabled

USBD\_DEBUG\_LEVEL (USBD Debug Level) 0: No debug message

**Class Parameters:** 

USB CDC Rx Buffer Size 2048
USB CDC Tx Buffer Size 2048

### 7.12.2. Device Descriptor:

#### **Device Descriptor:**

VID (Vendor IDentifier) 1155

LANGID\_STRING (Language Identifier) English(United States)

MANUFACTURER\_STRING (Manufacturer Identifier) STMicroelectronics

**Device Descriptor FS:** 

PID (Product IDentifier) 22336

PRODUCT\_STRING (Product Identifier) STM32 Virtual ComPort

CONFIGURATION\_STRING (Configuration Identifier)

INTERFACE\_STRING (Interface Identifier)

CDC Interface

CDC Interface

<sup>\*</sup> User modified value

# 8. System Configuration

### 8.1. GPIO configuration

| IP             | Pin             | Signal             | GPIO mode                        | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|----------------|-----------------|--------------------|----------------------------------|-----------------------------|----------------|------------|
| ADC1           | PA0/WKUP        | ADC1_IN0           | Analog mode                      | No pull-up and no pull-down | n/a            |            |
| ADC2           | PA1             | ADC2_IN1           | Analog mode                      | No pull-up and no pull-down | n/a            |            |
| DAC            | PA4             | DAC_OUT1           | Analog mode                      | No pull-up and no pull-down | n/a            |            |
|                | PA5             | DAC_OUT2           | Analog mode                      | No pull-up and no pull-down | n/a            |            |
| I2C1           | PB6             | I2C1_SCL           | Alternate Function Open<br>Drain | Pull-up                     | Very High      |            |
|                | PB7             | I2C1_SDA           | Alternate Function Open Drain    | Pull-up                     | Very High      |            |
| RCC            | PH0/OSC_I       | RCC_OSC_IN         | n/a                              | n/a                         | n/a            |            |
|                | PH1/OSC_O<br>UT | RCC_OSC_OUT        | n/a                              | n/a                         | n/a            |            |
| SYS            | PA13            | SYS_JTMS-<br>SWDIO | n/a                              | n/a                         | n/a            |            |
|                | PA14            | SYS_JTCK-<br>SWCLK | n/a                              | n/a                         | n/a            |            |
|                | PB3             | SYS_JTDO-<br>SWO   | n/a                              | n/a                         | n/a            |            |
| USART1         | PA9             | USART1_TX          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High<br>* |            |
|                | PA10            | USART1_RX          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |            |
| USART2         | PA2             | USART2_TX          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |            |
|                | PA3             | USART2_RX          | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |            |
| USB_OTG_<br>FS | PA11            | USB_OTG_FS_<br>DM  | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |            |
|                | PA12            | USB_OTG_FS_<br>DP  | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |            |

### 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| DAC1        | DMA1_Stream5 | Memory To Peripheral | Low      |
| DAC2        | DMA1_Stream6 | Memory To Peripheral | Low      |
| USART1_RX   | DMA2_Stream2 | Peripheral To Memory | Low      |
| USART1_TX   | DMA2_Stream7 | Memory To Peripheral | Low      |

### DAC1: DMA1\_Stream5 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word \*
Memory Data Width: Word \*

### DAC2: DMA1\_Stream6 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word \*
Memory Data Width: Word \*

### USART1\_RX: DMA2\_Stream2 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

#### USART1\_TX: DMA2\_Stream7 DMA request Settings:

Mode: Normal

### STM32F439ZIT6U Waveform Generator Project Configuration Report

Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

### 8.3. NVIC configuration

## 8.3.1. NVIC

| Interrupt Table                                                | Enable | Preenmption Priority | SubPriority |  |
|----------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                         | true   | 0                    | 0           |  |
| Hard fault interrupt                                           | true   | 0                    | 0           |  |
| Memory management fault                                        | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                           | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                         | true   | 0                    | 0           |  |
| System service call via SWI instruction                        | true   | 0                    | 0           |  |
| Debug monitor                                                  | true   | 0                    | 0           |  |
| Pendable request for system service                            | true   | 0                    | 0           |  |
| System tick timer                                              | true   | 0                    | 0           |  |
| DMA1 stream5 global interrupt                                  | true   | 0                    | 0           |  |
| DMA1 stream6 global interrupt                                  | true   | 0                    | 0           |  |
| USART1 global interrupt                                        | true   | 0                    | 0           |  |
| USART2 global interrupt                                        | true   | 0                    | 0           |  |
| DMA2 stream2 global interrupt                                  | true   | 0                    | 0           |  |
| USB On The Go FS global interrupt                              | true   | 0                    | 0           |  |
| DMA2 stream7 global interrupt                                  | true   | 0                    | 0           |  |
| PVD interrupt through EXTI line 16                             | unused |                      |             |  |
| Flash global interrupt                                         | unused |                      |             |  |
| RCC global interrupt                                           | unused |                      |             |  |
| ADC1, ADC2 and ADC3 global interrupts                          | unused |                      |             |  |
| TIM2 global interrupt                                          | unused |                      |             |  |
| TIM4 global interrupt                                          | unused |                      |             |  |
| I2C1 event interrupt                                           | unused |                      |             |  |
| I2C1 error interrupt                                           | unused |                      |             |  |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts | unused |                      |             |  |
| FPU global interrupt                                           | unused |                      |             |  |

### 8.3.2. NVIC Code generation

| Enabled interrupt Table                 | Select for init   | Generate IRQ | Call HAL handler |
|-----------------------------------------|-------------------|--------------|------------------|
|                                         | sequence ordering | handler      |                  |
| Non maskable interrupt                  | false             | true         | false            |
| Hard fault interrupt                    | false             | true         | false            |
| Memory management fault                 | false             | true         | false            |
| Pre-fetch fault, memory access fault    | false             | true         | false            |
| Undefined instruction or illegal state  | false             | true         | false            |
| System service call via SWI instruction | false             | true         | false            |

| Enabled interrupt Table             | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|-------------------------------------|-----------------------------------|-------------------------|------------------|
| Debug monitor                       | false                             | true                    | false            |
| Pendable request for system service | false                             | true                    | false            |
| System tick timer                   | false                             | true                    | true             |
| DMA1 stream5 global interrupt       | false                             | true                    | true             |
| DMA1 stream6 global interrupt       | false                             | true                    | true             |
| USART1 global interrupt             | false                             | true                    | true             |
| USART2 global interrupt             | false                             | true                    | true             |
| DMA2 stream2 global interrupt       | false                             | true                    | true             |
| USB On The Go FS global interrupt   | false                             | true                    | true             |
| DMA2 stream7 global interrupt       | false                             | true                    | true             |

<sup>\*</sup> User modified value

# 9. System Views

9.1. Category view

9.1.1. Current

### 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00077036.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00031020.pdf

manual

Programming http://www.st.com/resource/en/programming\_manual/DM00046982.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00068628.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00249778.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00024853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040802.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040808.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00046011.pdf

Application note http://www.st.com/resource/en/application\_note/DM00050879.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00115714.pdf

Application note http://www.st.com/resource/en/application\_note/DM00123028.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf

Application note http://www.st.com/resource/en/application\_note/DM00154959.pdf http://www.st.com/resource/en/application\_note/DM00160482.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00161778.pdf Application note http://www.st.com/resource/en/application\_note/DM00164538.pdf http://www.st.com/resource/en/application\_note/DM00172465.pdf Application note http://www.st.com/resource/en/application\_note/DM00213525.pdf Application note http://www.st.com/resource/en/application note/DM00220769.pdf Application note Application note http://www.st.com/resource/en/application note/DM00257177.pdf Application note http://www.st.com/resource/en/application note/DM00272912.pdf Application note http://www.st.com/resource/en/application note/DM00226326.pdf Application note http://www.st.com/resource/en/application\_note/DM00236305.pdf Application note http://www.st.com/resource/en/application\_note/DM00281138.pdf Application note http://www.st.com/resource/en/application\_note/DM00296349.pdf Application note http://www.st.com/resource/en/application\_note/DM00327191.pdf http://www.st.com/resource/en/application\_note/DM00287603.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00373474.pdf Application note http://www.st.com/resource/en/application note/DM00315319.pdf Application note http://www.st.com/resource/en/application\_note/DM00380469.pdf Application note http://www.st.com/resource/en/application note/DM00395696.pdf Application note http://www.st.com/resource/en/application note/DM00431633.pdf Application note http://www.st.com/resource/en/application note/DM00493651.pdf Application note http://www.st.com/resource/en/application\_note/DM00536349.pdf Application note http://www.st.com/resource/en/application\_note/DM00725181.pdf